午夜夜伦鲁鲁片免费无码-国产裸拍裸体视频在线观看-亚洲无码视频在线-学生妹亚洲一区二区-国产亚洲欧美日韩亚洲中文色

鑫景福致力于滿足“快速服務,零缺陷,輔助研發”PCBA訂購單需求。
PCBA方案設計
PCBA方案設計
Consideration of pcb design process in pcb industry
29Nov
Jeff 0條評論

Consideration of pcb design process in pcb industry

Gigabit serial I/O technology has excellent performance, but these superior performance needs conditions to ensure, that is, excellent signal integrity. For example, one PCB vendor reported that when they first tried to use a high-speed, gigabit level serial design for a specifIC application, the failure rate was 90%. In order to improve the success rate, we may need to carry out SIMulation and adopt more complex new bypass circuits.

The GTP performance of Spartan-6 FPGA depends on the signal integrity of, and the following factors need to be taken into account: the stack structure of the board, the Layout of components, and the signal routing.

Pcb design process

Power supply and stack

For GTP transceiver of Spartan-6 FPGA, the stack can be divided into two groups, PCB power distribution layer and signal routing layer. The power layer is used to connect the MGTACC, MGTAVCCPLL, MGTAVTTTX and MGTAVTTRX power pins of GTP.

pcb board

In the stack, the ground plane layer transmission signal line provides a signal return path. At the same time, since there is a shielded plane between the two signal layers, the problems that need to be considered in the routing of adjacent layers can be ignored when routing PCB signals, and more signal paths are provided.

The power supply layer of GTP should be closely adjacent to the ground plane to increase coupling effect. The ground plane can provide shielding for the power supply plane of GTP. The shielding power supply plane is from the noise interference caused by the signal of the upper or lower layer.

In fact, from another point of view, when the power supply noise appears in the high-frequency range, with the increase of frequency, it is increasingly difficult to find a capacitor that can cover this frequency range to achieve filtering effect, until it is impossible to find such a capacitor. As the capacitance value decreases, the related stray inductance and package resistance do not change correspondingly, so the frequency response will not change too much. In order to achieve better power distribution at high speed, we need to use the power layer and stratum to construct our own capacitance. In order to achieve our goal more effectively, we usually need to use adjacent power layers and strata.

The connection between GTP power pin and power distribution network plays a key role in GTP performance. PDN and FPGA need low impedance and low noise connection. The maximum noise tolerance of the FPGA GTP power supply is 10mVpp. In the range of 10KHz to 80MHz, a SMAll plane can be used for the power supply. This small power plane should not cover the area of the SelectIO interface.

PCB design capacitor placement

In addition to the capacity value of bypass capacitor, another important aspect to be considered is the placement of capacitor.

The general rule is that the larger the capacitance value, the less strict the placement requirements. If the capacitance value is small, the capacitance should be as close to the power and ground pins as possible. One method that can be used is to remove the wiring and vias of unused general-purpose IO, thus making room for bypass capacitors

The location of the GTP power division area and the location of the GTP filter capacitor.

Signal routing

GTP signal routing and SelectIO signal routing should be avoided at adjacent layers, and their respective return paths should also be kept separate, including via.

It is important to keep a certain distance between differential line pairs and between differential lines and other lines. The general rule is that the distance between adjacent line pairs should be at least 5 tiMES the distance between two lines in the line pair.

The differential line of gigabit signal shall avoid changing the routing layer as much as possible. If cross layer transmission is necessary, special care should be taken. First, you must provide a complete return path. Therefore, we must couple the reference layer of layer A and the reference layer of layer B. The ideal situation is that both reference layers are strata. In this case, the return path can be realized by placing another via connecting the two reference layers near the layer transfer via. If the reference layer is different (one is the stratum, the other is the power layer), it is necessary to

Square place 0.01 μ F to connect two reference layers, reducing the impedance of the return path.

There may be many problems in the PCB design process, but as long as you carefully do every detail, you can design a good PCB schematic.

點擊
然后
聯系
主站蜘蛛池模板: 国产爆乳美女娇喘呻吟| 日日躁夜夜躁白天躁晚上| 亚洲国产精品成人一区二区在线| 久久伊人精品波多野结衣| 成人毛片无码一区二区三区| 欧美亚洲一区二区三区| 中文字幕人妻互换av久久| 少妇AV| 天天av天天翘天天综合网色鬼| 丰满人妻熟妇乱又伦精品视频三 | 亚洲成a人片在线观看高清| 国内精品久久久久影院亚瑟 | 久久天天躁狠狠躁夜夜2020老熟妇 | 韩国精品无码少妇在线观看| 九九久re8在线精品视频| 高h纯肉无码视频在线观看| 精品亚洲国产成人av在线时间短的| 亚洲精品成人无码中文毛片| 最新国产精品久久精品| 奇米影视888欧美在线观看| 国产精品无码2021在线观看| 亚洲六月丁香六月婷婷| 人妻在厨房被色诱 中文字幕| 久久青草国产免费频观| y111111少妇影院无码| 欧美黑吊大战白妞| 欧洲黑大粗无码免费| 2021少妇久久久久久久久久| 韩国精品福利一区二区三区| 日本熟妇人妻xxxxx-欢迎您| 人妻aⅴ中文字幕| 亚洲成a人片在线观看天堂无码| 国产成人精品视频一区二区三| 67pao国产成视频永久免费| 在线观看潮喷失禁大喷水无码| 搡老岳熟女国产熟妇| 亚洲精品动漫免费二区| 无码精品人妻一区二区三区98| 欧美日韩国产图片区一区| 色综合视频一区二区三区| 无码精品黑人一区二区三区 |