午夜夜伦鲁鲁片免费无码-国产裸拍裸体视频在线观看-亚洲无码视频在线-学生妹亚洲一区二区-国产亚洲欧美日韩亚洲中文色

鑫景福致力于滿足“快速服務,零缺陷,輔助研發”PCBA訂購單需求。
PCBA方案設計
PCBA方案設計
Understand how to deal with power bus in pcb design
29Nov
Jeff 0條評論

Understand how to deal with power bus in pcb design

There is an appropriate capacitor near the power supply pin of the IC, and the IC output voltage can jump quickly. However, the problem will not stop there. Since capacitance is a characteristic of finite frequency response, electricity cannot generate the harmonic power required to drive the full band IC output cleanly. In addition, the formed transient voltage on the power bus forms a voltage drop across the coupling path, which is the main cause of common mode EMI interference. How should these problems be solved?

PCB design

pcb board

Compared with the circuit board on the IC, the power supply layer of the peripheral IC is regarded as an excellent high-frequency capacitor used to recover some energy leaked from the discrete capacitor to the high-frequency energy provided by the clean output. Moreover, because the excellent power layer inductance is very SMAll and the inductance of the synthesized transient signal is also very small, the common mode EMI is reduced.

Of course, the PCB wiring from the power layer to the IC power supply pin is a faster rise of digital signals. Since it is better to directly connect to the IC power supply pin layout, it is necessary to describe it separately and as short as possible.

In order to control that common mode EMI is a decoupLED power layer, it is useful to have a sufficiently low inductance, and it must be properly designed as a PCB power layer and a pair of power layers. Some people may ask, how good is it? The answer to the question depends on the hierarchical structure of the power supply, the materials between the layers and the operating frequency (a function of IC rise time). Typically, the power supply layer spacing is 6 mils, the interlayer is material, and the equivalent capacitance per square inch of power level is about 75 pF. Obviously, the spacing between smaller layers is larger capacitance.

The 300PS 100 rise time of the device is not much. According to the current development speed of IC, the rise time in the range of 100-300PS accounts for a high proportion. Circuits with a rise time of 100 to 300 ps do not impose a 3 mil interval on most applications. At this time, when the layer spacing is less than 1 mil, it is necessary to replace the FR4 dielectric material with a high dielectric constant material. Now, ceramics and ceramic plastics can meet the requirements of pcb design for 300 ps rise time circuit.

New materials and methods, however, will be used in the future. It is enough to process harmonics and make the transient signal low enough from the normal single day interval and FR4 dielectric material 6mil 3 rise time circuit to 3ns. That is, common mode EMI may drop very low.

點擊
然后
聯系
主站蜘蛛池模板: 色天使久久综合网天天| 99精品国产高清一区二区| 国产成人精品免费视频大全五级| 狠狠躁天天躁无码中文字幕图| 无码av永久免费专区麻豆| 午夜不卡无码中文字幕影院| 成人国产精品??电影| 无码熟妇人妻av在线影片免费| 欧美日韩精品一区二区三区不卡 | 国产成人无码牲交免费视频| 亚洲欧美国产日产综合不卡| 无码aⅴ精品一区二区三区浪潮 | 日韩乱码人妻无码系列中文字幕| 欲色天天网综合久久| 人妻少妇精品久久| 国产精品综合av一区二区| 麻豆国产成人av在线| 国产精品福利一区二区久久 | 99热成人精品热久久| 性xxxxx大片免费视频| 性生交大全免费看| 四虎国产精品永久在线无码| 国产网红主播精品一区| 狠狠综合久久久久综合网站| 久久亚洲粉嫩高潮的18p| 亚洲成在线aⅴ免费视频| 亚洲高清国产拍精品熟女| 国产成+人+综合+欧美亚洲| 久久久久国产精品人妻照片| 亚洲乱亚洲乱妇24p| 国产精品多p对白交换绿帽| 国产欧美日韩在线在线播放| 午夜无码国产理论在线| 久久精品国产成人| 国产午夜亚洲精品国产成人小说 | 精品无码专区亚洲| 男女裸交免费无遮挡全过程| 欧美亚洲综合久久偷偷人人| 国内揄拍国内精品| 国内精品乱码卡一卡2卡麻豆| 亚洲另类春色国产精品|