午夜夜伦鲁鲁片免费无码-国产裸拍裸体视频在线观看-亚洲无码视频在线-学生妹亚洲一区二区-国产亚洲欧美日韩亚洲中文色

鑫景福致力于滿足“快速服務,零缺陷,輔助研發”PCBA訂購單需求。
行業新聞
行業新聞
Eight Mistakes in Circuit Design in PCB Industry
29Nov
Jeff 0條評論

Eight Mistakes in Circuit Design in PCB Industry

Here are the eight major mistakes summarized by an engineer.

Myth 1: The requirements of this board are not high, so we use thinner lines to automatICally cloth

Comments: Automatic wiring will inevitably occupy a larger PCB area and generate many tiMES more vias than manual wiring. Among products in large batches, the factors considered by PCB manufacturers for price reduction, apart from business factors, are the line width and the number of vias. They respectively affect the PCB yield and the number of drill bits consumed, saving the cost of suppliers, and finding reasons for price reduction.

pcb board

Myth 2: These bus signals are all pulLED with a resistor, so I feel relieved

Comment: There are many reasons why signals need to be pulled up and down, but not all of them need to be pulled up and down. Pull up and down the resistance to pull a SIMple input signal, and the current will be less than tens of microamps. But pull a driven signal, and the current will reach milliampere level. Today's systems often use 32 bits of address data, and possibly 244/245 isolated buses and other signals. If you pull up, several watts of power consumption will be consumed by these resistors.

Error 3: How to deal with these unused I/O ports of CPU and FPGA? Let it be empty first, and then

Comment: If the unused I/O port is suspended, a little interference from the outside may become an input signal that oscillates repeatedly. The power consumption of MOS devices basically depends on the number of flips of the gate circuit. If you pull it up, each pin will also have microamp current, so the best way is to set it as an output (of course, no other driving signals can be connected outside)

Myth 4: This FPGA has so many doors left to play

Comment: The power consumption of FGPA is proportional to the number of flip-flop used and the number of flips, so the power consumption of the same type of FPGA in different circuits at different times may vary by 100 times. Minimizing the number of flip flops is the fundamental way to reduce FPGA power consumption.

circuit design

Myth 5: The power consumption of these SMAll chips is very low, so it is unnecessary to consider

Comments: It is difficult to determine the power consumption of a PCB chip that is not too complex internally. It is mainly determined by the current on the pin. An ABT16244 consumes less than 1 mA without a load, but its indicator is that each pin can drive a 60 mA load (such as matching a resistance of tens of ohms). That is, the maximum power consumption of a full load can reach 60 * 16=960mA. Of course, the power supply current is so large that the heat falls on the load.

Myth 6: There are so many control signals in the memory. I only need to use OE and WE signals on this board. Just ground the chip selection, so that the data will come out much faster during the read operation

Comment: The power consumption of most memories will be more than 100 times greater when the chip selection is valid (regardless of OE and WE) than when the chip selection is invalid. Therefore, CS should be used to control the chip as much as possible, and the width of the chip selection pulse should be shortened as much as possible when other requirements are met.

Myth 7: Why are these signals overshoot? As long as the matching is good, it can be eliminated

Comments: Except for a few specific signals (such as 100BASE-T and CML), there are overshoots. As long as they are not very large, they do not need to be matched, even if the matching is not the best. For example, the output impedance of TTL is less than 50 ohms, and some even 20 ohms. If such a large matching resistance is also used, the current will be very large, the power consumption will be unacceptable, and the signal amplitude will be too small to use. In addition, the output impedance of general signals at high output level and low output level is not the same, and there is no way to achieve complete matching. Therefore, the matching of TTL, LVDS, 422 and other signals is acceptable as long as overshoot is achieved.

Myth 8: Reducing power consumption is a matter for hardware personnel, not software

Comment: The hardware is just a stage, but the software is the singer. The access to almost every PCB chip on the bus and the turnover of every signal are almost controlled by the software. If the software can reduce the number of accesses to external memory (use more register variables, use more internal CACHE, etc.) Timely response to interrupts (interrupts are usually low level and have pull-up PCB resistance) and other specific measures for specific boards will make a great contribution to reducing power consumption.

點擊
然后
聯系
主站蜘蛛池模板: 久久亚洲精品中文字幕| 亚洲自偷自拍另类12p| 日韩国产图片区视频一区| 国产精品v片在线观看不卡| 亚洲码国产精品高潮在线| 国产日韩精品欧美一区喷水| 最新精品国偷自产在线| 色噜噜狠狠色综合成人网| 久久经精品久久精品免费观看| 日日碰日日摸日日澡视频播放| 伊人精品久久久久中文字幕| 久久综合九色综合网站| 一本到在线观看视频| 久久精品国产久精国产| 人妻少妇精品系列| 国产全是老熟女太爽了| 亚洲αⅴ无码乱码在线观看性色 | 伊人久在线观看视频| 国产在线看片免费观看| 国产aⅴ激情无码久久久无码| 无码专区久久综合久中文字幕| 精品美女国产互换人妻| 免费无码无遮挡裸体视频| 国产无人区码一码二码三mba| 国产乱国产乱老熟300视频| 亚洲中文超碰中文字幕| 天天天做夜夜夜做无码| 欧美性受xxxx白人性爽| 天天爽夜夜爽人人爽免费| 浪潮av激情高潮国产精品| 婷婷五月小说| 久久男人av资源网站| 日韩成人免费无码不卡视频 | 大地资源网第二页免费观看| 国产精品99久久久久久宅男| 色777狠狠狠综合| 亚洲男人电影天堂无码| 怡红院av亚洲一区二区三区h | 国产在线拍揄自揄视频网站| 亚洲欧美日韩在线观看一区二区三区| 精品亚洲国产成人av在线时间短的|